Power-Aware Computer Systems [electronic resource] :Third International Workshop, PACS 2003, San Diego, CA, USA, December 1, 2003 Revised Papers / edited by Babak Falsafi, T. N. VijayKumar.
by Falsafi, Babak [editor.]; VijayKumar, T. N [editor.]; SpringerLink (Online service).
Material type:
Item type | Current location | Call number | Status | Date due | Barcode |
---|---|---|---|---|---|
TK5105.5-5105.9 (Browse shelf) | Available | ||||
Long Loan | MAIN LIBRARY | QA76.9.C643 (Browse shelf) | Available |
Close shelf browser
QC173.45-173.458 Nanoscience | Handbook of X-Ray Data | QH573-671 Gap Junctions in Development and Disease | TK5105.5-5105.9 Power-Aware Computer Systems | RD1-811 Diseases of the Pancreas | TK1001-1841 Explosively Driven Pulsed Power | QA76.75-76.765 Getting Started with MuPAD |
Compilers -- Runtime Biased Pointer Reuse Analysis and Its Application to Energy Efficiency -- Inter-program Compilation for Disk Energy Reduction -- Embedded Systems -- Energy Consumption in Mobile Devices: Why Future Systems Need Requirements–Aware Energy Scale-Down -- Efficient Scratchpad Allocation Algorithms for Energy Constrained Embedded Systems -- Online Prediction of Battery Lifetime for Embedded and Mobile Devices -- Synchroscalar: Initial Lessons in Power-Aware Design of a Tile-Based Embedded Architecture -- Heterogeneous Wireless Network Management -- Microarchitectural Techniques -- “Look It Up” or “Do the Math”: An Energy, Area, and Timing Analysis of Instruction Reuse and Memoization -- CPU Packing for Multiprocessor Power Reduction -- Exploring the Potential of Architecture-Level Power Optimizations -- Coupled Power and Thermal Simulation with Active Cooling -- Cache and Memory Systems -- The Synergy Between Power-Aware Memory Systems and Processor Voltage Scaling -- Hot-and-Cold: Using Criticality in the Design of Energy-Efficient Caches -- PARROT: Power Awareness Through Selective Dynamically Optimized Traces.
This book contributes the thoroughly refereed post-proceedings of the Third International Workshop on Power-Aware Computer Systems, PACS 2003, held in San Diego, CA, USA in December 2003. The 14 revised full papers presented were carefully selected during two rounds of reviewing and improvement from 43 submissions. The papers span a wide spectrum of topics in power-aware systems; they are organized in topical sections on compilers, embedded systems, microarchitectures, and cache and memory systems.
There are no comments for this item.